赵城藏软件站机械电子分类下的ADCLK846 pdf datasheet 1.8 V 6 LVDS/12 CMOS Outputs Low Power,文件大小为239KB,适用系统为Vista, Win2003, WinXP, Win2000, NT,以下为介绍或使用方法。
The ADCLK846 is a 1.2 GHz/250 MHz, LVDS/CMOS, fanout buffer optimized for low jitter and low power operation. Possible configurations range from 6 LVDS to 12 CMOS outputs, including combinations of LVDS and CMOS outputs. Two control lines are used to determine whether fixed blocks of outputs are LVDS or CMOS outputs.
The clock input accepts various types of single-ended and differential logic levels including LVPECL, LVDS, HSTL, CML, and CMOS.
Table 8 provides interface options for each type of connection. The SLEEP pin enables a sleep mode to power down the device.
This device is available in a 24-pin LFCSP package. It is specified for operation over the standard industrial temperature range of −40°C to +85°C.
点击星星用来评分